# Computer Organization 5-stage RISCV32I Processor Assignment 1: Getting to know Codasip Studio Fall 2022

Objective: Through this assignment, you will be introduced to Codasip Studio in the Cloud, a single unified Integrated Development Environment (IDE) for processor design. Studio can generate a Hardware Development Kit (HDK) which includes tools to specify a processor's Instruction Set Architecture (ISA), its hardware Cycle Accurate (CA) design, and output RTL such as Verilog for FPGA or ASIC synthesis. Along with the HDK, Studio can generate a Software Development Kit (SDK) which can be used by the application developer to profile, debug, simulate, and optimize the application.



Tasks are aware of each other, just like a makefile software build, only required tasks are built. For example, if you modify a file that changes the Instruction Accurate (IA) model and it is shared with the CA model, all the tasks for both the IA and CA model will be marked as not built. Upon requesting a higher-level task to be built, all lower dependent tasks that are not built will be built first. A good example is the SDK (ia) task. If this task is built, all dependent tasks such as Model Compilation, Assembler, Disassembler, Profiler, Simulator, Debugger, C/C++ compiler, and SDK libraries will be built if necessary. No script development or toolchain maintenance required.

## Key Learning Outcomes of this assignment:

Building Instruction Accurate (IA) models: In this assignment, you will import an IA model and once built, you can assemble, simulate, and debug assembly programs. The IA model is the processor's architectural model and not a processor's hardware representation. In a later assignment, you will be building the Cycle Accurate (CA) model which describes the hardware implementation and can output Verilog for FPGA or ASIC synthesis.

Simulating an assembly or c-program: To validate both processor architecture and hardware models, you will need to simulate. In this assignment, you will make a minor change to an assembly routine, build the assembly program, and simulate the assembly program while using the IA's debugger.

#### Due Dates:

- This is a 1-week assignment
- Due date: Friday September 9<sup>th</sup> 2022 11:59pm.

## Assignment highlights:

- Yellow highlights signify that you will perform an activity in either your processor, assembly, or c-program projects
- Light green highlights signify important theoretical information that you may be tested upon

#### Instructions:

- Logging into Codasip Studio in the Cloud for the first time
  - In either a Chrome or Firefox browser, type in studioin.cloud in the browser's address bar and then return



- Note: Safari and Microsoft Edge browsers are not supported
- Log into your account using your username and default password, codasip
  - The username is based on your email address.
    - email address: firstname.lastname@university.edu
    - username: firstname.lastname

- If your email address has a middle initial, the user name would be firstname.middleinitial.lastname
- If your email has special characters such as a "-", the user name would be as if the special character was not present
  - email address: firstname.lastname-1@university.edu
  - username: firstname.username1
- You will then be asked to create your "pod" which is your work environment.
   Click the "Create" button



In the process of creating your workspace, you will be taken to a screen which includes the terms of the license agreement to use Codasip Studio in the Cloud. Please read the terms and conditions carefully and click on "accept" only if you agree to the software license agreement



If you select "accept," you will be taken to a screen that will ask you to either "open" your workspace or to "Teardown." Do not click on "Teardown" unless specifically asked to do so. "Teardown" will delete all your files in the current workspace. Click "Open" to enter your workspace.



You are now in your workspace



- You will need to import two files for this assignment from a GitHub repository.
  - assignment\_1\_prg: An assembly program project that will be used to learn how to generate Software Development Kits (SDKs), compile, debug, and export an assignment
  - ia\_risc32i : An Instruction Accurate (IA) model of a 32-bit integer only RISCV processor
  - You will need a terminal window in the bottom middle of your screen to import the files from GitHub. If you do not have a terminal window, you can open a terminal window by selecting "Terminal" in the top toolbar and then select "New Terminal"



- To import a file from GitHub, you will be using the "git clone" command in the terminal window.
  - Type in (or copy and paste) the following command in the Terminal
     Window to import assignment 1 prg
    - git clone https://github.com/tamisil/assignment 1 prog.git



After you "Enter" the command, assignment\_1\_prog should
 appear in your Explorer, perspective under projects. You can get to the Explorer perspective by clicking on it in the left hand toolbar



- Next, type in (or copy and paste) the following command in the Terminal Window to import ia riscv32i
  - git clone https://github.com/tamisil/ia riscv32i.git

root@cppservice-5948b599fd-fknt6:/home/project# git clone https://github.com/tamisil/assignment\_1\_prog.git
Cloning into 'assignment\_1\_prog'...
remote: Enumerating objects: 4, done.
remote: Counting objects: 100% (4/4), done.
remote: Compressing objects: 100% (2/2), done.
remote: Total 4 (delta 0), reused 4 (delta 0), pack-reused 0
Unpacking objects: 100% (4/4), done.
root@cppservice-5948b599fd-fknt6:/home/project# git clone https://github.com/tamisil/ia\_riscv32i.git

After you "Enter" the command, ia\_riscv32i should appear in your



• Once both files have been imported from GitHub, navigate to the Explorer tab in the upper lefthand corner of your browser. When you enter the Explorer perspective, find the project banner. Within it, there should be two projects that have been imported.

| ~ | PROJECT          |   |
|---|------------------|---|
| > | :theia           |   |
| > | assignment_1_prg | • |
| > | ☐ ia_riscv32i    |   |

- Why is RISCV becoming a universal Instruction Set Architecture (ISA)? (From the RISC-V Reader: An Open Architecture Atlas" by David Patterson and Andrew Waterman)
  - Suit all sizes of processors from tiny embedded to High Performance
  - Work well with a variety of popular software languages and stacks
  - Accommodate all implementation technologies from Field Programmable Gate Arrays (FPGAs) to full-custom Application Specific Integrated Circuits (ASICs)
  - Efficient for all microarchitecture styles including microcoded, hard-wired, inorder, out-of-order, dual issue, etc.
  - Support extensive specialization for customized accelerators
  - Stable base ISA that does not change

# Checkpoint 1: Modifying and debugging an assembly program

- You will use the assignment\_1\_prg project provided with this assignment for
   Checkpoint 1. It is a simple assembly routine to demonstrate how to modify a program, build the project, and use the debugger to validate correct operation of the Instruction Accurate (IA) model.
- Before you can run the assembly routine, you will need to build your CodAL project.
  - Switch to the "Workflow: Workflow Wizard" tab on the left hand side of the browser window. If you hover the cursor over the different tabs, the name will be highlighted.



- You will first need to build the tools for the Instruction Accurate (IA) model so that the assembly program can be compiled.
- There are two ways that this can be done and they will be outlined below.
  - The first way to do this is through the "Workflow: Workflow Wizard" perspective.
    - Within the expanded project, locate "Gen SDK" and click on it. A banner will appear at the top of the screen and you will want to click on the IA model.



That will build the IA SDK for the project. It will take approximately 2 - 5 minutes to build and you can monitor its progress through the "Task: Generate SDK" tab in the lower middle of the browser window. The second way to do Generate the SDK is through "Codasip Tools" that you can navigate to via the left hand toolbar, the one that looks like a folder.

• If the "Codasip Tools" is not available on the left hand toolbar, you can add it by navigating to "View" on the top toolbar, select "Open View..." and then select Codasip Tools. That will add the tab on the left side of the screen.



Now that it's been added, click on the "Codasip Tools" tab
 Within the tab, select/click SDK(ia). This will build the SDK for the
 IA model as we did above. After it has been built, click on Refresh
 Data and you will notice what tools have been built.



 NOTE: If your project does not appear in the Codasip Tools tab, try to refresh your browser tab



- If all the IA tasks are successfully built, they will be filled in with a check mark. If any IA tasks failed to build, debug the issue or request assistance. The imported ia\_riscv32i project should build successfully.
- Debug Note: If you get an error with the Cmake file, try to clean the project. That can be done in "Workflow: Workflow Wizard" by clicking the clean icon as shown below.



With the Software Development Kit (SDK) built, you need to assign the SDK to
assignment\_1\_prg to use it. To do this, navigate back to "Workflow: Workflow Wizard."
Click on Assign SDK and then select the IA SDK you built.



- Now that the SDK has been assigned, when you actually execute the code, it will use
  the assigned SDK. For this assignment you are using the ia model, however from
  assignment 5 forward, you will be using the ca model's SDK.
- Navigate to the Explorer tab on the left side of the screen, by default it is the top tab.
   Next, expand the assignment\_1\_prg project. Locate the src folder and expand it, you should see assignment\_1\_test.s. Open the file by double clicking it. The file extension .s signifies that the file is an assembly routine and not a c-program.



- Replace the Author's name with your name
- Replace the 'k' and 'g' with your initials within the the single quotes in lines 14 and 16

```
Author: Keith Graham
      // Section .crt0 is always placed from address 0
         .section .crt0, "ax"
      start:
         .global _start
             x4, x0, 'k'
                                 // place your first initial, 'lower case', between the single quotes such as 'k
      slli
             x4, x4,
             x4, x4, 'g'
                                 // place your last initial, 'lower case', between the single quotes such as 'g'
      addi
      TEST LABEL:
             x4, x4, 8
      addi
                                 // load 0xa5 into x3
             x3, x0, 0xa5
20
      nop
      or
             x5, x4, x3
      nop
      nop
```

- Now that the project has been properly edited, it's time to build it. To do this, navigate back to "Workflow: Workflow Wizard."
- Before you begin to compile your assignment\_1\_prg, you will want to enable support for C and assembly debugging as well as CodAL debugging. CodAL debugging enables you to set breakpoints within your hardware implementation pipeline .codal files and to step through your CA model. In later assignments, you will be implementing a 5-stage RISCV32I pipelined processor. Within the "Workflow: Workflow Wizard" tab, expand the assignment 1 prg and locate compile



Hover the cursor over compile and click the cog, on the right hand side. That should pull up the Compiler Configurations window. Within Compiler Configurations, make sure the optimization level is -00, the debug level is Extra Information and "No Startup or Default Lib" is checked. Finally click save which will exit you from the Compiler Configuration screen when the save has occurred.



- It may take 5 to 15 seconds to save
- Note: Whenever you make changes, there will be messages that pop up in the bottom right hand corner like the screenshot below. This is nothing

to be worried about, it's simply part of cloud studio informing you that a task has completed.

```
    CMakeLists file created in:
    /home/project/assignment_1_prg/build/CMakeLists.txt
```

 With the Compiler Configuration saved, it is time to click Compile to build your assembly routine.



■ Note: The program should compile without warnings. However, there may be warnings that are related to Cloud Studios. If you see these warnings, you can simply ignore them and move on. Below is what a successful build looks like (with the acceptable warnings).

```
> Executing task: cd /home/project/assignment_1_prg/build && cmake . && make <
-- Configuring done
-- Generating done
-- Build files have been written to: /home/project/assignment_1_prg/build
Scanning dependencies of target main.xexe
[ 50%] Building ASM object CMakeFiles/main.xexe.dir/home/project/assignment_1_prg/src/assignment_1_test.s.o
tl_assignment1-ia-clang: warning: argument unused during compilation: '-D CODASIP_STUDIO_VERSION_MAJOR=9' [-Wunused-command-line-argument]
tl_assignment1-ia-clang: warning: argument unused during compilation: '-D CODASIP_STUDIO_VERSION_MINOR=1' [-Wunused-command-line-argument]
tl_assignment1-ia-clang: warning: argument unused during compilation: '-D CODASIP_STUDIO_VERSION_PATCH=1' [-Wunused-command-line-argument]
tl_assignment1-ia-clang: warning: argument unused during compilation: '-fdwarf-exceptions' [-Wunused-command-line-argument]
tl_assignment1-ia-clang: warning: argument unused during compilation: '-O1' [-Wunused-command-line-argument]
tl_o0%] Linking C executable main.xexe

tl assignment1-ia-clang: warning: argument unused during compilation: '-rdynamic' [-Wunused-command-line-argument]
tlo0%] Built target main.xexe

Terminal will be reused by tasks.
```

Before you debug your assembly project, place two breakpoints in your assembly project. Go back into your assignment\_1\_prg.s file, and place two breakpoints by clicking to the left of line numbers 15 and 17. Before you click, you can see a time red dot indicating that you can place a breakpoint at this location.

```
start:
11
          .global start
12
13
             x4, x0, 'k'
14
      addi
      slli
             x4, x4, 8
15
             x4, x4, 'g'
      addi
16
             x4, x4, 8
      slli
17
             x3, x0, 0xa5
18
      addi
19
      nop
      or
              x5, x4, x3
21
      nop
22
      nop
      halt
23
```

- With the IA model built, your test program compiled, and initial breakpoints set, you will now debug your first project in Codasip Cloud Studio.
  - With the breakpoints added, you can launch the debugger through the "Workflow: Workflow Wizard," by clicking on launch debug. A banner will appear at the top, select the assignment 1 prg-ia.



 Debug assignment\_1\_prg. Now that we have launched debugger, the tab should change to the debug perspective as shown below.



- In the debug tab, locate the registers. Within this window, there are two types of registers
  - Architectural Registers: Registers defined by the RISC-V Instruction Set Architecture (ISA). These include the Program Counter (PC) and the Register File
  - Microarchitectural Registers: These are the registers that have been created to implement the Cycle Accurate (CA) model such as the pipeline registers
    - "In computer engineering, microarchitecture, also called computer organization and sometimes abbreviated as µarch or uarch, is the way a given instruction set architecture is implemented in a particular processor."
      - Wikipedia: https://en.wikipedia.org/wiki/Microarchitecture

- Expand to view the Architectural Registers to view the Register File. This view will enable you to see the Register File change as it is updated by the program.
- Single step the assembly program by clicking on either the "Step Into," or
   "Step Over," icons in the menu bar until it points to the first nop instruction on line 19. Per the comment on line 19, record the value in register rf xpr3



- Step through the project until the "halt" instruction, line 23, but do not execute the "halt" instruction. Executing "halt" will close out the debugger
- Record the values in rf\_xpr3, rf\_xpr4, and rf\_xpr5 at the end of the comments on lines 23, 24, and 25.

```
nop
nop
nop
// at the end of this comment, provide the value in the register x3. x3 =
nop
// at the end of this comment, provide the value in the register x4, x4 =
nop
// at the end of this comment, provide the value in the register x5, x5 =
halt
```

- Save your file by going to File in the top toolbar and selecting Save All
- You have now completed the activities for Assignment 1
- Complete the assignment
  - Download your assignment\_1\_test.s assembly program by going to the Explorer perspective and right clicking assignment 1 test.s and selecting Download
  - Once the file is downloaded change the name to the standard name: first initial, last name, phase number (i.e. tlehman1)
  - Submit the .s file to the assignment on the Canvas course website.

